Incremental Lagrangian Relaxation Based Discrete Gate Sizing and Threshold Voltage Assignment

Mangiras, Dimitrios and Dimitrakopoulos, Giorgos (2021) Incremental Lagrangian Relaxation Based Discrete Gate Sizing and Threshold Voltage Assignment. Technologies, 9 (4). p. 92. ISSN 2227-7080

[thumbnail of technologies-09-00092.pdf] Text
technologies-09-00092.pdf - Published Version

Download (523kB)

Abstract

Timing closure remains one of the most critical challenges of a physical synthesis flow, especially when the design operates under multiple operating conditions. Even if timing is almost closed at the end of the flow, last-mile placement and routing congestion optimizations may introduce new timing violations. Correcting such violations needs minimally disruptive techniques such as threshold voltage reassignment and gate sizing that affect only marginally the placement and routing of the almost finalized design. To this end, we transform a powerful Lagrangian-relaxation-based optimizer, used for global timing optimization early in the design flow, into a practical incremental timing optimizer that corrects small timing violations with fast runtime and without increasing the area/power of the design. The proposed approach was applied to already optimized designs of the ISPD 2013 benchmarks assuming that they experience new timing violations due to local wire rerouting. Experimental results show that in single corner designs, timing is improved by more than 36% on average, using 45% less runtime. Correspondingly, in a multicorner context, timing is improved by 39% when compared to the fully-fledged version of the timing optimizer.

Item Type: Article
Subjects: Archive Paper Guardians > Multidisciplinary
Depositing User: Unnamed user with email support@archive.paperguardians.com
Date Deposited: 04 Apr 2023 08:39
Last Modified: 07 Mar 2024 08:06
URI: http://archives.articleproms.com/id/eprint/522

Actions (login required)

View Item
View Item